

Microcontrollers



Edition 2007-05-22

Published by
Infineon Technologies AG
81726 München, Germany
© Infineon Technologies AG 2007.
All Rights Reserved.

#### **LEGAL DISCLAIMER**

THE INFORMATION GIVEN IN THIS APPLICATION NOTE IS GIVEN AS A HINT FOR THE IMPLEMENTATION OF THE INFINEON TECHNOLOGIES COMPONENT ONLY AND SHALL NOT BE REGARDED AS ANY DESCRIPTION OR WARRANTY OF A CERTAIN FUNCTIONALITY, CONDITION OR QUALITY OF THE INFINEON TECHNOLOGIES COMPONENT. THE RECIPIENT OF THIS APPLICATION NOTE MUST VERIFY ANY FUNCTION DESCRIBED HEREIN IN THE REAL APPLICATION. INFINEON TECHNOLOGIES HEREBY DISCLAIMS ANY AND ALL WARRANTIES AND LIABILITIES OF ANY KIND (INCLUDING WITHOUT LIMITATION WARRANTIES OF NON-INFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS OF ANY THIRD PARTY) WITH RESPECT TO ANY AND ALL INFORMATION GIVEN IN THIS APPLICATION NOTE.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

| AP16091           |                                                  |      |  |
|-------------------|--------------------------------------------------|------|--|
| Revision History: | 2007-05                                          | V1.1 |  |
| Previous Version: | V1.0                                             |      |  |
| Page              | Subjects (major changes since last revision)     |      |  |
| 1,8,9             | Figure 1 and Figure 4 updated, Figure 5 inserted |      |  |
|                   |                                                  |      |  |
|                   |                                                  |      |  |
|                   |                                                  |      |  |
|                   |                                                  |      |  |
|                   |                                                  |      |  |
|                   |                                                  |      |  |

### **We Listen to Your Comments**

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to:



mcdocu.comments@infineon.com



## AP16091 Design Guidelines for XC164CS Board Layout

| Table of Contents |                                 | Page |
|-------------------|---------------------------------|------|
| 1                 | Overview                        | 5    |
| 1.1               | General Information             | 5    |
| 2                 | PCB Design Recommendations      | 6    |
| 2.1               | Power Supply Decoupling Concept | 6    |
| 2.2               | Oscillator Decoupling Concept   | 6    |
| 2.3               | System Clock Routing Concept    | 6    |
| 2.4               | Layout                          |      |
| 241               | Decoupling Capacitor List       | 11   |



Overview

#### 1 Overview

The XC164CS is a 16-Bit microcontroller in TQFP 100-pin package, which requires a carefully designed PCB regarding electromagnetic compatibility. In addition to the Infineon PCB Design Guidelines for Microcontrollers (AP2426), which gives general design rule information for PCB design, some product-specific recommendations and guidelines for XC164 are discussed here.

#### 1.1 General Information

The microcontroller has two supply domains (2.5V for Core / 5.0V for I/O Pad and ADC), which should be decoupled individually.

The power supply feeding from the regulator outputs to each domain should be made with different traces/planes on a supply layer.



Figure 1 Pinout of XC164



# AP16091 Design Guidelines for XC164CS Board Layout

**PCB Design Recommendations** 

### 2 PCB Design Recommendations

The layout recommendations are valid for a 4-layer PCB with a GND plane. Following topics are discussed:

- power supply connection from voltage regulator to microcontroller pins including decoupling capacitors,
- oscillator circuit isolation,
- system clock operation,
- layout.

### 2.1 Power Supply Decoupling Concept

An optimal noise decoupling configuration relies on the fact that the supply current must be forced to flow through the decoupling capacitors, i.e. the capacitors need to be placed directly on the VDD/VSS traces which lead to the microontroller's supply pins. The "hot side" of the capacitors are connected to the supply pins, the "cold side" is connected to the GND plane and to the VDDI (2.5V) or VDDP (5.0V) traces coming from the voltage regulators. Figure 4 shows the required layout structures to realize this configuration. All decoupling capacitors should be placed on the same solder side where the microcontroller is mounted to avoid via hole inductances in the decoupling path. The connection traces to the voltage regulators may be routed in an inner layer. As far as possible, a solid GND plane should be available in an inner layer.

#### 2.2 Oscillator Decoupling Concept

The oscillator switching noise is prevented from being coupled into the GND plane by providing a local VSS system to which the XTAL capacitors and crystal ground are connected. This local VSS is taken from pin 98 (VSSI). Figure 4 shows a sample layout of the local oscillator VSS system.

#### 2.3 System Clock Routing Concept

Operation of the system clock (CLOCK; P3.15) might become critical if not porperly observed. Its I/O driver is basically designed to drive a 50pF load with 40MHz system clock frequency. Connected on-board traces and - even worse - connector cables lead to significantly increased noise emission.

A countermeasure on PCB layout is the introduction of a  $180\Omega$  resistor in the CLKOUT trace (eventually followed by a small grounded capacitor). The CLKOUT trace should be routed on an inner PCB layer as stripline to avoid radiation. If the system clock drives a cable, care should be taken on the capacitive load. A separate driver circuit should be provided. A further countermeasure can be taken by software. CLKOUT should be driven as weak as possible. Using the output driver slew rate control features through the special function registers can reduce the driver strength and increase the edge timing. Figure 2 shows that up to 20dB emission reduction can be obtained by using this driver scaling feature.

# AP16091 Design Guidelines for XC164CS Board Layout

#### **PCB Design Recommendations**



Figure 2 Emission reduction by slew rate control settings for output drivers



Figure 3 Slew rate settings for output drivers

**PCB Design Recommendations** 

## Design Guidelines for XC164CS Board Layout

Route critical signals with adjacent ground reference to use as few as possible vias (no reference layer change!). Route them as short as possible. Routing ground on each side can help to reduce coupling to the other signals.

For unused "Output, Supply, Input and I/O" pins, the following points must be considered:

| 1. Supply Pins (Modules):                | - See product specification.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 2. I/O-Pins:                             | <ul> <li>Must be configured as output and driven to static low in the weakest driver mode.</li> <li>Solderpad should not be connected to any other net (isolated PCB-pad only for soldering).</li> </ul>                                                                                                                                                                                                           |  |  |
| 3. Input Pins with internal pull device: | <ul> <li>For pins with alternate function see product specification to define the necessary logic level.</li> <li>Must be configured as Pull-down and should activated static low (exception: if the product specification requires high level for alternate functions, then: pull&amp;static high).</li> <li>Solderpad should not be connected to any other net (isolated PCB-pad only for soldering).</li> </ul> |  |  |

## 2.4 Layout

A power-plane/grounding concept example for XC164CS with TQFP-100 package can be seen in Figure 4. This layout example shows two supply domains (2.5V, 5.0V), where 2.5V is the core supply, 5.0V is the pad supply voltage. All supply connections are made on the power layer.



Figure 4 Layout proposal for supply domain routing and decoupling capacitor placement



**PCB Design Recommendations** 



Figure 5 Layout proposal oscillator circuit

The ground system must be separated into two groups:

- Ground for oscillator,
- Ground for digital supply.

A target inductance value of <1.5nH (VDDI), <1.5nH (VDDP) for the connection of decoupling capacitors to the supply pins is required.

Use inductances at regulator output and multilayer ferrite chip beads on supply paths at the branching to the supply pins of IC. Figure 6 shows the benefit of ferrite beads used on supply path to IC pins (measured without any decoupling capacitors). While the emission on the IC side is the same as without ferrites, the emission on the regulator side decreases considerably up to frequencies of 500MHz. Figure 7 shows the characteristics of the ferrite used.



**PCB Design Recommendations** 



Figure 6 The effect of the ferrites at supply pins of IC



Figure 7 Impedance Characteristics of the multilayer ferrite chip bead



# AP16091 Design Guidelines for XC164CS Board Layout

**PCB Design Recommendations** 

## 2.4.1 Decoupling Capacitor List

- Type of capacitors:
  - 47nF or 100nF, X7R Ceramic Multilayer (low ESR and low ESL)
- All supply pins should be connected first to the dedicated decoupling capacitor and then from the capacitors over vias to the power planes.
- All capacitors must be placed as close as possible to the related supply pin pair.
- Decoupling capacitor list for layout proposal:
  - Total =  $8 \times 100$ nF or (2x100nF and 6x47nF)

| Capacitor     | Туре | Supply | Pins   |
|---------------|------|--------|--------|
| 100nF         | X7R  | VDDI   | 97/98  |
| 100nF         | X7R  | VDDI   | 35/34  |
| 47nF or 100nF | X7R  | VDDP   | 9/8    |
| 47nF or 100nF | X7R  | VDDP   | 17/16  |
| 47nF or 100nF | X7R  | VDDP   | 28/29F |
| 47nF or 100nF | X7R  | VDDP   | 38/37  |
| 47nF or 100nF | X7R  | VDDP   | 61/62  |
| 47nF or 100nF | X7R  | VDDP   | 87/88  |

